DocumentCode :
1100883
Title :
Module Clustering to Minimize Delay in Digital Networks
Author :
Lawler, Eugene L. ; Levitt, Karl N. ; Turner, James
Author_Institution :
IEEE
Issue :
1
fYear :
1969
Firstpage :
47
Lastpage :
57
Abstract :
An important aspect of the packaging of digital networks is the allocation of logic gates to modules such that a predetermined objective function is minimized. In order to develop techniques for this partitioning of a logic network we have considered the following problem: Given an acyclic combinational network composed of various primitive blocks such as NOR gates, assume that a maximum of M gates can be "clustered" together into larger modules, and that a maximum of P pins can be accommodated in each larger module. Assume also that in a network composed of such larger modules, no delay is encountered on the interconnections linking two gates internal to a module and a delay of one time unit is encountered on interconnections linking two gates in different modules . Find an easily applied algorithm that will result in a network such that the maximum delay through the network is minimized.
Keywords :
Graph decomposition, logic partitioning, minimization of longest delay.; Aerospace engineering; Delay effects; Intelligent networks; Joining processes; Laboratories; Logic gates; Packaging; Pins; Tree graphs; Wire; Graph decomposition, logic partitioning, minimization of longest delay.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/T-C.1969.222524
Filename :
1671117
Link To Document :
بازگشت