DocumentCode :
1101397
Title :
A simple punchthrough voltage model for short-channel MOSFET´s with single channel implantation in VLSI
Author :
Wu, Ching-Yuan ; Hsiao, Wei-zang ; Chen, Hsing-hai
Author_Institution :
National Chiao-Tung University, Hsin-Chu, Taiwan, Republic of China
Volume :
32
Issue :
9
fYear :
1985
fDate :
9/1/1985 12:00:00 AM
Firstpage :
1704
Lastpage :
1707
Abstract :
Based on the step-profile approximation and geometrical analysis, the punchthrough voltage of short-channel enhancement n-channel MOSFET´s with single channel implantation has been derived by defining a punchthrough depth. The punchthrough depth, which represents the distance of the two-dimensional potential ridge from the SiO2-Si interface, is calculated by the surface potential of the punchthrough point. Therefore, the derived punchthrough voltage model is then analytically expressed in terms of device geometries and implant parameters. Comparisons between the developed model and the experimental devices have been made and excellent agreement has been obtained.
Keywords :
Doping; Geometry; Implants; MOSFET circuits; Neodymium; P-n junctions; Poisson equations; Solid modeling; Very large scale integration; Voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1985.22183
Filename :
1484929
Link To Document :
بازگشت