Title :
Multi-input strobed analogue comparator
Author_Institution :
Nat. Semicond. Corp., Santa Clara, CA
fDate :
7/18/1996 12:00:00 AM
Abstract :
The architecture presented combines a cross-coupled `winner takes all´ circuit with a multi-input digital latch. Only one of the digital outputs is a logic `one´, corresponding to the largest analogue input. A five-input prototype was built using a 2 μm CMOS process. The 300×280 μm2 circuit dissipates 1 mW from a single 5 V supply at a maximum clock frequency of 10 MHz
Keywords :
CMOS analogue integrated circuits; comparators (circuits); 1 mW; 10 MHz; 2 micron; 5 V; CMOS process; cross-coupled winner takes all circuit; digital latch; multi-input strobed analogue comparator;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:19960917