DocumentCode :
1102036
Title :
Mixed Memory Type Realizations of Sequential Machines
Author :
Weiner, P. ; Dolotta, T.A.
Author_Institution :
IEEE
Issue :
3
fYear :
1969
fDate :
3/1/1969 12:00:00 AM
Firstpage :
272
Lastpage :
277
Abstract :
In this note, we examine the problem of finding good state assignments when mixed memory type realizations (i.e., including mixtures of delay and trigger flip-flop memories) are permitted. Specifically, we describe situations that take advantage of this extra degree of design freedom, and we indicate how to modify two existing algorithms to determine such mixed realizations systematically.
Keywords :
Delay memory, flip-flop memory, sequential machines, state assignment.; Algorithm design and analysis; Computer networks; Constraint theory; Delay; Flip-flops; Integrated circuit interconnections; Logic circuits; Logic design; Switching circuits; Time sharing computer systems; Delay memory, flip-flop memory, sequential machines, state assignment.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/T-C.1969.222643
Filename :
1671236
Link To Document :
بازگشت