DocumentCode :
110786
Title :
A 0.325 V, 600-kHz, 40-nm 72-kb 9T Subthreshold SRAM with Aligned Boosted Write Wordline and Negative Write Bitline Write-Assist
Author :
Chien-Yu Lu ; Ching-Te Chuang ; Shyh-Jye Jou ; Ming-Hsien Tu ; Ya-Ping Wu ; Chung-Ping Huang ; Kan, Paul-Sen ; Huan-Shun Huang ; Kuen-Di Lee ; Yung-Shin Kao
Author_Institution :
Dept. of Electron. EngineeringInstitute of Electron., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
23
Issue :
5
fYear :
2015
fDate :
May-15
Firstpage :
958
Lastpage :
962
Abstract :
This brief presents a two-port disturb-free 9T subthreshold static random access memory (SRAM) cell with independent single-ended read bitline and write bitline (WBL) and cross-point data-aware write structure to facilitate robust subthreshold operation and bit-interleaving architecture for enhanced soft error immunity. The design employs a variation-tolerant line-up write-assist scheme where the timing of areaefficient boosted write wordline and negative WBL are aligned and triggered/initiated by the same low-going global WBL to maximize the write-ability enhancement. A 72-kb test chip is implemented in United Microelectronics Corp. 40-nm low-power (40LP) CMOS. Full functionality is achieved for VDD ranging from 1.5 to 0.32 V without redundancy. The measured maximum operation frequency is 260 MHz (450 kHz) at 1.1 V (0.32 V) and 25 °C. At 0.325 V and 25 °C, the chip operates at 600 kHz with 5.78 μW total power and 4.69 μW leakage power, offering 2× frequency improvement compared with 300 kHz of our previous 72-kb 9T subthreshold SRAM design in the same 40LP technology. The energy efficiency (power/frequency/IO) at 0.325 V and 25 °C is 0.267 pJ/bit, a 23.7% improvement over the 0.350 pJ/bit of our previous design.
Keywords :
CMOS memory circuits; SRAM chips; energy conservation; radiation hardening (electronics); area efficient aligned boosted write wordline; bit-interleaving architecture; cross-point data-aware write structure; energy efficiency; frequency 600 kHz; independent single-ended read bitline; low-going global WBL; low-power CMOS; memory size 72 KByte; negative WBL; negative write bitline write-assist; power 4.69 muW; power 5.78 muW; size 40 nm; soft error immunity enhancement; subthreshold SRAM operation; temperature 25 degC; test chip; two-port disturb-free subthreshold static random access memory cell; united microelectronics corporation; variation-tolerant line-up write-assist scheme; voltage 0.325 V to 1.5 V; write-ability enhancement maximization; Boosting; CMOS integrated circuits; Computer architecture; Microprocessors; Random access memory; Semiconductor device measurement; Solid state circuits; 9T static random access memory (SRAM); boosted wordline; line-up write-assist (LUWA); negative bitline; subthreshold; ultralow voltage; ultralow voltage.;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2014.2318518
Filename :
6812218
Link To Document :
بازگشت