DocumentCode :
1108507
Title :
Analysis and modeling of floating-gate EEPROM cells
Author :
Kolodny, Avinoam ; Nieh, Sidney T K ; Eitan, Boaz ; Shappir, Joseph
Author_Institution :
Intel Israel Design Center, Haifa, Israel
Volume :
33
Issue :
6
fYear :
1986
fDate :
6/1/1986 12:00:00 AM
Firstpage :
835
Lastpage :
844
Abstract :
Floating-gate MOS devices using thin tunnel oxide are becoming an acceptable standard in electrically erasable nonvolatile memory. Theoretical and experimental analysis of WRITE/ERASE characteristics for this type of memory cell are presented. A simplified device model is given based on the concept of coupling ratios. The WRITE operation is adequately represented by the simplified model. The ERASE operation is complicated due to formation of depletion layers in the transistor´s channel and under the tunnel oxide. Experimental investigation of these effects is described, and they are included in a detailed cell model. In certain cell structures, a hole current can flow from the drain into the substrate during the ERASE oepration. This effect is shown to be associated with positive charge trapping in the tunnel oxide and threshold window opening. An experimental investigation of these phenomena is described, and a recommendation is made to avoid them by an appropriate cell design.
Keywords :
Data analysis; EPROM; Electrons; Insulation; MOS devices; MOSFETs; Nonvolatile memory; Threshold voltage; Tunneling; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1986.22576
Filename :
1485793
Link To Document :
بازگشت