DocumentCode :
1108643
Title :
Cost-effective generation of minimal test sets for stuck-at faults in combinational logic circuits
Author :
Kajihara, Seiji ; Pomeranz, Irith ; Kinoshita, Kozo ; Reddy, Sudhakz RI
Author_Institution :
Dept. of Appl. Phys., Osaka Univ., Japan
Volume :
14
Issue :
12
fYear :
1995
fDate :
12/1/1995 12:00:00 AM
Firstpage :
1496
Lastpage :
1504
Abstract :
This paper presents new cost-effective heuristics for the generation of minimal test sets. Both dynamic techniques, which are introduced into the test generation process, and a static technique, which is applied to already generated test sets, are used. The dynamic compaction techniques maximize the number of faults that a new test vector detects out of the yet-undetected faults as well as out of the already-detected ones. Thus, they reduce the number of tests and allow tests generated earlier in the test generation process to be dropped. The static compaction technique replaces N test vectors by M<N test vectors, without loss of fault coverage. During test generation, we also find a lower bound on test set size. Experimental results demonstrate the effectiveness of the proposed techniques
Keywords :
automatic testing; circuit analysis computing; combinational circuits; fault location; logic testing; combinational logic circuits; compaction techniques; cost-effective generation; cost-effective heuristics; dynamic techniques; fault coverage; minimal test sets; static technique; stuck-at faults; test generation; test vectors; Automatic testing; Circuit faults; Circuit testing; Combinational circuits; Compaction; Design automation; Fault detection; Flip-flops; Logic testing; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.476580
Filename :
476580
Link To Document :
بازگشت