DocumentCode :
1108760
Title :
NEST: a nonenumerative test generation method for path delay faults in combinational circuits
Author :
Pomeranz, Irith ; Reddy, Sudhakar M. ; Uppaluri, Prasanti
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
Volume :
14
Issue :
12
fYear :
1995
fDate :
12/1/1995 12:00:00 AM
Firstpage :
1505
Lastpage :
1515
Abstract :
A test generation procedure for path delay faults is proposed that targets all path delay faults in the circuit-under-test. The procedure overcomes the difficulties in handling the exorbitant numbers of path delay faults in practical circuits by using a nonenumerative method of considering faults that never explicitly targets any specific path delay fault. Experimental results demonstrate the effectiveness of the method in deriving tests to detect very large numbers of path delay faults
Keywords :
automatic testing; combinational circuits; delays; fault location; logic testing; NEST; combinational circuits; nonenumerative test generation method; path delay faults; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Delay estimation; Design automation; Electrical fault detection; Fault detection; Labeling; Propagation delay;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.476581
Filename :
476581
Link To Document :
بازگشت