Title :
NEST: a nonenumerative test generation method for path delay faults in combinational circuits
Author :
Pomeranz, Irith ; Reddy, Sudhakar M. ; Uppaluri, Prasanti
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fDate :
12/1/1995 12:00:00 AM
Abstract :
A test generation procedure for path delay faults is proposed that targets all path delay faults in the circuit-under-test. The procedure overcomes the difficulties in handling the exorbitant numbers of path delay faults in practical circuits by using a nonenumerative method of considering faults that never explicitly targets any specific path delay fault. Experimental results demonstrate the effectiveness of the method in deriving tests to detect very large numbers of path delay faults
Keywords :
automatic testing; combinational circuits; delays; fault location; logic testing; NEST; combinational circuits; nonenumerative test generation method; path delay faults; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Delay estimation; Design automation; Electrical fault detection; Fault detection; Labeling; Propagation delay;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on