DocumentCode :
1109682
Title :
A Single-Pair Serial Link for Mobile Displays With Clock Edge Modulation Scheme
Author :
Choe, Won-Jun ; Lee, Bong-Joon ; Kim, Jaeha ; Jeong, Deog-Kyoon ; Kim, Gyudong
Author_Institution :
Seoul Nat. Univ., Seoul
Volume :
42
Issue :
9
fYear :
2007
Firstpage :
2012
Lastpage :
2020
Abstract :
A low-power, single-channel clock-edge modulated serial link has been fabricated in a standard 0.18-mum CMOS technology. The link core size is 343 times 188 mum2 for the transmitter and 173 times 83 mum2 for the receiver. The link consumes 3.12 mW when operating at 270 Mb/s with a 1.2-V supply. The proposed link transfers all necessary signals between a graphic processor and a mobile display device over a single pair channel, thereby greatly saving the power and cost of the existing full swing parallel lines. The proposed clock edge modulation (CEM) encoding can keep the channel DC-balanced without an additional bit overhead. Since a clock edge is present for each bit, an external reference clock is not needed and its operating frequency can be varied without the possibility of harmonic locking typically found in a referenceless clock and data recovery circuit. A simple DLL-based CEM decoder is described that recovers the data with low power consumption and high jitter tolerance. An analysis of the jitter tolerance to sinusoidal jitter is included along with measured data. The measurement results show jitter tolerance of 20 UIP-P with 1-MHz sinusoidal jitter. The use of a push-pull voltage-mode driver further reduces the power consumption.
Keywords :
CMOS integrated circuits; delay lock loops; display devices; low-power electronics; microprocessor chips; modulation; timing jitter; CMOS technology; bit rate 270 Mbit/s; clock-edge modulated serial link; delay lock loops; graphic processor; jitter tolerance; mobile displays; power 3.12 mW; power consumption; single pair channel; sinusoidal jitter; size 0.18 micron; voltage 1.2 V; CMOS technology; Clocks; Costs; Displays; Energy consumption; Frequency; Graphics; Jitter; Signal processing; Transmitters; Clock-edge modulation; DC-balancing; delay-locked loop (DLL); display; jitter; jitter tolerance (JTOL); mobile; phase-locked loop (PLL); serial link;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2007.903038
Filename :
4295185
Link To Document :
بازگشت