DocumentCode :
1110071
Title :
Efficient implementations of quadratic digital filters
Author :
Chiang, Hsing-Hsing ; Nikias, Chrysostomos L. ; Venetsanopoulos, Anastasios N.
Author_Institution :
Northeastern University, Boston, MA
Volume :
34
Issue :
6
fYear :
1986
fDate :
12/1/1986 12:00:00 AM
Firstpage :
1511
Lastpage :
1528
Abstract :
Efficient implementation structures of quadratic filters are introduced in this paper using systolic arrays, distributed arithmetic, and linear convolutions with multipliers. The implementations are based on matrix decompositions and consist of a set of parallel 1-D FIR filters in cascade with a set of sequential square-in add-out type of operations. The structures are compared using various realistic figures of merit such as data throughput delay, cost that is proportional to chip area, and variance of roundoff errors in the filter output assuming fixed-point arithmetic. For comparison purposes, the direct and Biglieri quadratic structures are included in this study. Evaluating the comparative results, the conclusion drawn is that the matrix decomposition realization of a quadratic filter implemented with systolic arrays seems to be offering the best compromise among the various conflicting figures of merit.
Keywords :
Arithmetic; Costs; Delay; Digital filters; Finite impulse response filter; Matrix decomposition; Nonlinear filters; Roundoff errors; Systolic arrays; Throughput;
fLanguage :
English
Journal_Title :
Acoustics, Speech and Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
0096-3518
Type :
jour
DOI :
10.1109/TASSP.1986.1164991
Filename :
1164991
Link To Document :
بازگشت