DocumentCode :
1111475
Title :
A CCITT standard 32 kbit/s ADPCM LSI codec
Author :
Nishitani, Takao ; Kuroda, Ichiro ; Satoh, Masao ; Katoh, Tadaharu ; Aoki, Yasushi
Author_Institution :
NEC Corporation, Systems Research Labs, Kawasaki, Japan
Volume :
35
Issue :
2
fYear :
1987
fDate :
2/1/1987 12:00:00 AM
Firstpage :
219
Lastpage :
225
Abstract :
An LSI ADPCM codec, which is based on the CCITT standard 32 kbit/s algorithm, has been developed. After thoroughly investigating complex CCITT specifications for arithmetic operations, a software controllable custom LSI processor approach is chosen to reduce hardware amount and power dissipation. The processor architecture is optimized for the CCITT algorithm. A reconfigurable pipeline multiplier-normalizer-accumulator circuit is effectively utilized for floating-point multiply-and-add operations in a predictor output calculation, nonlinear PCM to/from linear PCM code conversions, and powers of 2 multiplications used in adaptation logic units. A microinstruction set is chosen to perform efficient binary tree search processing for ADPCM quantization, in addition to performing parallel processing in independent processor resources. The LSI chip, implemented by 2.5 μ CMOS technology, has 8.2 × 7.4 mm die size and dissipates only 90 mW.
Keywords :
Arithmetic; CMOS technology; Code standards; Codecs; Hardware; Large scale integration; Phase change materials; Power dissipation; Process control; Standards development;
fLanguage :
English
Journal_Title :
Acoustics, Speech and Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
0096-3518
Type :
jour
DOI :
10.1109/TASSP.1987.1165122
Filename :
1165122
Link To Document :
بازگشت