• DocumentCode
    1111684
  • Title

    Assessment of on-chip wire-length distribution models

  • Author

    Lanzerotti, Mary Y. ; Fiorenza, Giovanni ; Rand, R.A.

  • Author_Institution
    IBM T. J. Watson Res. Center, Yorktown Heights, NY, USA
  • Volume
    12
  • Issue
    10
  • fYear
    2004
  • Firstpage
    1108
  • Lastpage
    1112
  • Abstract
    Ultralarge-scale integrated (ULSI) chip design data is needed for an assessment of existing on-chip wirelength distribution models. Data extracted from modern chips such as high-performance microprocessors provide information about actual wire length requirements in ULSI chip designs. These requirements are compared with wirelength estimates obtained by evaluating existing models as functions of Rent´s parameters that are extracted from the designs. This brief assesses the extent to which existing models estimate wirelength requirements in 100 ASIC-like control logic designs in the 1.3-GHz POWER4 microprocessor. For each design, physical design characteristics and wirelength requirements are measured and compared with model estimates. Lack of agreement between the data and models is observed for most designs, and possible reasons for the lack of agreement are discussed.
  • Keywords
    ULSI; integrated circuit design; integrated logic circuits; microprocessor chips; power integrated circuits; 1.3 GHz; POWER4 microprocessor; Rent parameters; ULSI chip designs; control logic designs; on-chip wire length distribution models; ultralarge scale integrated chip design; Chip scale packaging; Data mining; Logic design; Microprocessors; Ultra large scale integration; Very large scale integration;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2004.831479
  • Filename
    1336855