DocumentCode :
1111926
Title :
Temperature dependence of latch-up phenomena in scaled CMOS structures
Author :
Sangiorgi, E. ; Johnston, R.L. ; Pinto, M.R. ; Bechtold, P.F. ; Fichtner, W.
Author_Institution :
University of Bologna, Bologna, Italy
Volume :
7
Issue :
1
fYear :
1986
fDate :
1/1/1986 12:00:00 AM
Firstpage :
28
Lastpage :
31
Abstract :
In this paper the temperature dependence of latch-up in a VLSI CMOS technology is studied. Both steady-state and pulse-induced dynamic trigger characteristics are presented showing a marked increase in latch-up resistance with decreasing temperature; in particular, a latch-up free condition is met for several structures at temperatures ranging between 100 and 200 K. The results of measurements of parasitic bipolar parameters and shunting resistances at different temperatures are reported, and their values are related to latch-up characteristics.
Keywords :
CMOS technology; Electrical resistance measurement; Power supplies; Pulse measurements; Steady-state; Temperature dependence; Temperature distribution; Temperature measurement; Thyristors; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/EDL.1986.26281
Filename :
1486104
Link To Document :
بازگشت