Title :
Submicrometer thin gate oxide P-channel transistors with P+polysilicon gates for VLSI applications
Author :
Cham, Kit M. ; Wenocur, D.W. ; Lin, J. ; Lau, C.K. ; Fu, Horng-Sen
Author_Institution :
Hewlett-Packard Laboratories, Palo Alto, CA
fDate :
1/1/1986 12:00:00 AM
Abstract :
Submicrometer p-channel transistors have been fabricated using thin (150 Å) gate oxide and p+ polysilicon gates. Favorable device characteristics have been achieved for L(eff) as low as 0.4 µm. P+ gate was formed under different processing conditions. Data showed negligible boron penetration through the thin oxide. Two-dimensional simulations demonstrated the advantages of p+ poly in reducing short channel effects. Experimental results from three device lots with different processing conditions showed good subthreshold slope and low leakage current, even for low threshold voltages. VTversus L(eff) showed much less threshold drop than was seen using n+ poly. Device characteristics were robust with respect to processing variations.
Keywords :
Boron; Circuit simulation; Fabrication; Implants; Impurities; Leakage current; MOSFETs; Robustness; Threshold voltage; Very large scale integration;
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/EDL.1986.26288