DocumentCode :
1112092
Title :
Modeling device isolation in high-density CMOS
Author :
Chen, John Y. ; Snyder, David E.
Author_Institution :
Xerox, Palo Alto Research Center, Palo Alto, CA
Volume :
7
Issue :
2
fYear :
1986
Firstpage :
64
Lastpage :
65
Abstract :
Extensive two-dimensional (2-D) modeling has been performed to study device isolation in high density CMOS. Isolation breakdown mechanisms consisting of surface inversion and lateral punchthrough have been analyzed for various isolation spacings between an n- and a p-channel transistor. The modeling results suggest that through a careful process and device design, adequate device isolation can be achieved for a 2-µm n+-to-p+ spacing using conventional field isolation.
Keywords :
CMOS technology; Electric breakdown; Impurities; Isolation technology; Process design; Semiconductor device modeling; Two dimensional displays; Very large scale integration; Voltage;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/EDL.1986.26295
Filename :
1486118
Link To Document :
بازگشت