Title :
Restricted Checking Sequences for Sequential Machines
Author :
Friedman, Arthur D. ; Menon, Premachandran R.
Author_Institution :
Department of Electrical Engineering and Computer Science, University of Southern California
fDate :
4/1/1973 12:00:00 AM
Abstract :
This paper shows that the imposition of some restrictions on the realization of a sequential machine facilitates the derivation of efficient checking sequences for some machines. Specifically, it is assumed that the state logic or the output logic may be faulty, but both of them cannot be faulty at the same time. This condition is satisfied if there is no shared logic between the state and output logic and at most a single fault in the circuit. It is also assumed that the normal machine has a synchronizing sequence. With these restrictions on the realization, the machine identification approach may be used to derive checking sequences that are often shorter than those without the restrictions and detect a larger set of faults than with the circuit testing approach.
Keywords :
Checking sequences, fault detection, machine identification, sequential machines.; Circuit faults; Circuit testing; Computational complexity; Electrical fault detection; Fault detection; Fault diagnosis; Laboratories; Logic circuits; Sequential analysis; Telephony; Checking sequences, fault detection, machine identification, sequential machines.;
Journal_Title :
Computers, IEEE Transactions on
DOI :
10.1109/T-C.1973.223727