DocumentCode :
1112980
Title :
Numerical analysis of heavy ion particle-induced CMOS latch-up
Author :
Aoki, Takahiro ; Kasai, Ryota ; Tomizawa, Masaaiu
Author_Institution :
NTT Electrical Communications Laboratories, Kanagawa, Japan
Volume :
7
Issue :
5
fYear :
1986
fDate :
5/1/1986 12:00:00 AM
Firstpage :
273
Lastpage :
275
Abstract :
Heavy ion particle-induced CMOS latch-up is analyzed using a two-dimensional transient numerical simulator. The charge funneling effect during the carrier collection process is found to lower the parasitic bipolar emitter-base potential barrier. This parasitic bipolar action is the main factor initiating latch-up. Latch-up susceptibility is then examined as a parameter of the heavy ion particle incident condition.
Keywords :
Analytical models; Boundary conditions; Circuit simulation; Cosmic rays; Impurities; Large scale integration; Latches; Numerical analysis; Numerical simulation; Transient analysis;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/EDL.1986.26371
Filename :
1486194
Link To Document :
بازگشت