DocumentCode :
1114190
Title :
A Zeroing Cell-to-Cell Interference Page Architecture With Temporary LSB Storing and Parallel MSB Program Scheme for MLC NAND Flash Memories
Author :
Park, Ki-Tae ; Kang, Myounggon ; Kim, Doogon ; Hwang, Soon-Wook ; Choi, Byung Yong ; Lee, Yeong-Taek ; Kim, Changhyun ; Kim, Kinam
Author_Institution :
Samsung Electron. Co., Ltd., Yongin
Volume :
43
Issue :
4
fYear :
2008
fDate :
4/1/2008 12:00:00 AM
Firstpage :
919
Lastpage :
928
Abstract :
A new MLC NAND page architecture is presented as a breakthrough solution for sub-40-nm MLC NAND flash memories and beyond. To reduce cell-to-cell interference which is well known as the most critical scaling barrier for NAND flash memories, a novel page architecture including temporary LSB storing program and parallel MSB program schemes is proposed. A BL voltage modulated ISPP scheme was used as parallel MSB programming in order to reduce cell-to-cell interference caused by the order in which the cells are programmed. By adopting the proposed page architecture, the number of neighbor cells that are programmed after programming a selected cell in BL direction as well as their amount of T/th shift during programming can be suppressed largely without increasing memory array size. Compared to conventional architecture it leads to a reduction of BL-BL cell-to-cell interference by almost 100%, and of WL-WL and diagonal cell-to-cell interferences by 50% at the 60 nm technology node. The proposed architecture enables also to improve average MLC program speed performance by 11% compared with conventional architecture, thanks to its fast LSB program performance.
Keywords :
NAND circuits; flash memories; LSB storing; MLC NAND flash memories; MSB program scheme; cell-to-cell interference page architecture; memory array size; multilevel cell; Background noise; Costs; Digital cameras; Flash memory; Interference; Modulation coding; Parallel programming; Semiconductor device noise; Service oriented architecture; Voltage; Bitline voltage modulation ISPP; NAND flash; cell-to-cell interference; page architecture; parallel MSB programming; temporary LSB storing;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2008.917558
Filename :
4476506
Link To Document :
بازگشت