DocumentCode :
1114448
Title :
Power Minimization Problems of Logic Networks
Author :
Yajima, Shuzo ; Inagaki, Kosaku
Author_Institution :
Department of Information Science, Kyoto University
Issue :
2
fYear :
1974
Firstpage :
153
Lastpage :
165
Abstract :
As a method for greatly reducing power dissipation in logic networks, we propose some logic organization techniques for logic networks. By such techniques, their power dissipation is to be minimized under certain input conditions, or the average power dissipation in the whole network should be minimized. A logic network in which these problems are taken into account will be called a power minimized logic circuit (PML).
Keywords :
Asymmetrically power dissipating element, LSI, minimum power realization, NAND gate, positive (negative) loop, power dissipation in logic networks, power minimization problem, power minimized logic circuit (PML), zero power realization.; Costs; Information science; Integrated circuit synthesis; Large scale integration; Logic circuits; Minimization; Network synthesis; Packaging; Power dissipation; Power supplies; Asymmetrically power dissipating element, LSI, minimum power realization, NAND gate, positive (negative) loop, power dissipation in logic networks, power minimization problem, power minimized logic circuit (PML), zero power realization.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/T-C.1974.223878
Filename :
1672471
Link To Document :
بازگشت