Title :
Self-aligned bottom-gate submicrometer-channel-length a-Si-:H thin-film transistors
Author :
Busta, Heinz H. ; Pogemiller, Jay E. ; Standley, Robert W. ; MacKenzie, Kenneth D.
Author_Institution :
Amoco Technol. Co., Naperville, IL, USA
fDate :
12/1/1989 12:00:00 AM
Abstract :
Fully self-aligned bottom-gate thin-film transistors (TFTs) fabricated by using a back substrate exposure technique combined with a metal lift-off process are discussed. Ohmic contact to the sources and drains is accomplished by a 40-nm-thick layer of phosphorous-doped microcrystalline silicon. Devices with channel lengths ranging from 0.4 to 12 μm are processed with overlap dimensions between the gate and the source and the gate and the drain ranging from 0.0 to 1.0 μm. Analysis of the conductance data in the linear voltage regime reveals a parasitic drain-to-channel and source-to-channel resistance that is 14% of the channel resistance for a 10-μm device and 140% for a 1-μm device. Thus, increase in the device speed caused by reducing the channel length does not follow expected behavior. A similar situation exists in the nonlinear regime. The on-current of the devices starts to saturate below channel lengths of 2 μm. Current on/off ratios taken at Vd=5 V and VG=15 V and 0 V, respectively, are approximately 1×106 for the 1- and 12-μm-long devices. The on/off ratio is reduced to 1×105 for the 0.4-μm device
Keywords :
amorphous semiconductors; elemental semiconductors; hydrogen; silicon; thin film transistors; 0.4 to 12 micron; NiCr-Si:P-Si:H-SiNx; Si:H thin film transistor; TFT; amorphous semiconductor; back substrate exposure technique; channel lengths; channel resistance; conductance; metal lift-off process; ohmic contact; self-aligned bottom-gate thin-film transistors; Circuit stability; Glass; Laser stability; Liquid crystal displays; Parasitic capacitance; Silicon; Substrates; Switching circuits; Thin film transistors; Voltage;
Journal_Title :
Electron Devices, IEEE Transactions on