DocumentCode :
1115241
Title :
Optimizing N-p-n and P-n-p heterojunction bipolar transistors for speed
Author :
Sunderland, David A. ; Dapkus, P.Daniel
Author_Institution :
University of Southern California, University Park, Los Angeles, CA
Volume :
34
Issue :
2
fYear :
1987
fDate :
2/1/1987 12:00:00 AM
Firstpage :
367
Lastpage :
377
Abstract :
The comparative optimization of N-p-n and P-n-p Al-GaAs/GaAs heterojunction bipolar transistors for high speed in both microwave and switching applications is studied. The analysis uses a compact transistor model and considers devices with self-aligned geometries, passivated extrinsic junctions, and graded base regions, as well as more conventional structures. We find that in all cases, P-n-p structures are capable of operation at speeds approaching those of N-p-n structures, provided the device designer uses the unique advantages of each to optimize them differently. Both devices require sacrificing some of the speed potential of the low-resistance electron path in order to improve the performance of the high-resistance hole path.
Keywords :
Aerospace electronics; Circuits; Conductivity; Contact resistance; Design optimization; Doping; Gallium arsenide; Heterojunction bipolar transistors; III-V semiconductor materials; Microwave transistors;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1987.22932
Filename :
1486643
Link To Document :
بازگشت