A physically based variability model is developed to explain threshold voltage (
) and drain-induced barrier lowering (DIBL) variations, and their correlations for static RAMs (SRAMs) and analog devices fabricated in a 32-nm high-
metal-gate technology. Inputs to the model rely on forward (F) and reverse (R) measurement of transistor pair mismatch. The modeling results are validated on SRAMs and analog devices. Asymmetric and symmetric variation components of
and DIBL variability are extracted by the model. Asymmetric variation is a major component responsible for the higher
mismatch in saturation region compared with linear region, and higher DIBL variability.