DocumentCode :
1115567
Title :
Energy efficient novel architectures for the lifting-based discrete wavelet transform
Author :
Varshney, H. ; Hasan, M. ; Jain, S.
Author_Institution :
Aligarh Muslim Univ., Aligarh
Volume :
1
Issue :
3
fYear :
2007
fDate :
9/1/2007 12:00:00 AM
Firstpage :
305
Lastpage :
310
Abstract :
Energy efficient single-processor and fully pipelined architectures for the lifting-based JPEG2000´s 5/3 two-dimensional (2D)-discrete wavelet transform are presented. The single processor performs both the row-and column-wise processing simultaneously, that is, full 2D transform with 100% hardware utilisation. In addition, the architecture uses minimum embedded memory. The fully pipelined architecture is obtained by replicating the single-processor block depending on the levels of decomposition with much lower memory requirement and higher throughput than the single processor involved in multi-level transforms. These architectures can be directly used in real-time image/video consumer applications to extend the battery life of portable systems.
Keywords :
discrete wavelet transforms; image coding; memory architecture; pipeline processing; embedded memory; energy efficient single-processor; lifting-based JPEG2000 2D discrete wavelet transform; pipelined architecture; real-time image-video consumer application;
fLanguage :
English
Journal_Title :
Image Processing, IET
Publisher :
iet
ISSN :
1751-9659
Type :
jour
DOI :
10.1049/iet-ipr:20060140
Filename :
4299509
Link To Document :
بازگشت