DocumentCode :
1115870
Title :
An Organization for a Highly Survivable Memory
Author :
Goldberg, Jack ; Levitt, Karl N. ; Wensley, John H.
Author_Institution :
Computer Science Group, Stanford Research Institute
Issue :
7
fYear :
1974
fDate :
7/1/1974 12:00:00 AM
Firstpage :
693
Lastpage :
705
Abstract :
A memory organization is considered for which a large number of faults can be tolerated at a low cost in redundancy. The primitive element in the memory is a large-scale integrated (LSI) chip that realizes a section of memory, b bits wide by y words long, together with an address decoder for the y words. The chips (including spares) are connected via a switching network so that the memory can be reconfigured effectively in the presence of chip failures. The main results of the paper relating to the switching network are as follows.
Keywords :
Computer memory, fault tolerance, LSI memory, reconfigurable memory, reliability.; Application software; Central Processing Unit; Computer network reliability; Costs; Decoding; Fault tolerance; Fault tolerant systems; Large scale integration; Maintenance; Redundancy; Computer memory, fault tolerance, LSI memory, reconfigurable memory, reliability.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/T-C.1974.224017
Filename :
1672610
Link To Document :
بازگشت