Title :
Test Point Placement to Simplify Fault Detection
Author :
Hayes, John P. ; Friedman, Arthur D.
Author_Institution :
Department of Electrical Engineering and Computer Science Program, University of Southern California
fDate :
7/1/1974 12:00:00 AM
Abstract :
The problem of selecting test points to reduce the number of tests for fault detection in combinational logic networks is examined. A method is presented for labeling the lines of a network. Procedures are described for obtaining a minimal labeling, i.e., one corresponding to a minimal set of tests, for fanout-free circuits and for a restricted class of circuits with fanout. Using these procedures, a branch-and-bound algorithm is developed for selecting an optimal (or near-optimal) set of q test points in fanout-free networks. Some difficulties associated with test point placement in general networks are pointed out. It is shown that the labeling approach is also applicable to the problem of selecting and placing control logic.
Keywords :
Control logic, fault detection, improving diagnosability, placement algorithms, test points.; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Fault diagnosis; Labeling; Logic circuits; Logic testing; Pins; Probes; Control logic, fault detection, improving diagnosability, placement algorithms, test points.;
Journal_Title :
Computers, IEEE Transactions on
DOI :
10.1109/T-C.1974.224021