DocumentCode :
1117313
Title :
Multiple-input and -output OR/AND circuits for VLSI GaAs IC´s
Author :
Vu, Tho Troung ; Lee, Kang W. ; Peczalski, Andrzej ; Lee, Gary M. ; Somal, Herpertap S. ; Betten, William R.
Author_Institution :
Honeywell Systems and Research Center, Minneapolis, MN
Volume :
34
Issue :
8
fYear :
1987
fDate :
8/1/1987 12:00:00 AM
Firstpage :
1630
Lastpage :
1641
Abstract :
OR/AND circuits with multiple input and output have been demonstrated experimentally for low-power 2K and 6K GaAs gate arrays with two levels of logic at approximately a 155-percent increase in speed and power product. The proposed multiple-logic levels process in parallel some complex logic functions with only one gate delay. Two proposed bootstrap techniques have shown an improvement of typically 12 percent in speed without an increase in power for low-power applications. In coupling these OR/AND circuits with the allowable buffered stage and the bootstrap enhancements, one can obtain good device performance over a spectrum of SSI to VLSI in the SDFL circuit family.
Keywords :
FETs; Gallium arsenide; Logic arrays; Logic circuits; Logic gates; Macrocell networks; SPICE; Schottky diodes; Threshold voltage; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/T-ED.1987.23131
Filename :
1486842
Link To Document :
بازگشت