Title :
An experimental high-density DRAM cell with a built-in gain stage
Author :
Kim, Wonchan ; Kih, Joongsik ; Kim, Gyudong ; Jung, Sanghun ; Ahn, Gijung
Author_Institution :
Dept. of Electron. Eng., Seoul Nat. Univ., South Korea
fDate :
8/1/1994 12:00:00 AM
Abstract :
A new high-density DRAM cell concept is proposed and experimentally demonstrated. This cell, composed of two transistors and one capacitor, generates a large bit line signal with a small cell capacitance during the read cycle. Since it does not need a large storage capacitance and one transistor is stacked on the top of the other transistor, the cell size is small and can be easily scaled down for future generations of memory devices. The unit cell size fabricated using a 4 M SRAM process without any process modification is 1.8 μm×2.85 μm. The proposed cell can be adopted to store multi-bit information. The fabricated prototype cell shows a resolution of about 3.5 bit
Keywords :
DRAM chips; cellular arrays; 4 Mbit; bit line signal; built-in gain stage; cell capacitance; cell size; high-density DRAM cell; multi-bit information; resolution; Capacitance; Capacitors; Logic circuits; Logic design; Prototypes; Random access memory; Signal generators; Thin film transistors; Threshold voltage; Writing;
Journal_Title :
Solid-State Circuits, IEEE Journal of