DocumentCode :
1119854
Title :
A low-capacitance bipolar/BiCMOS isolation technology. II. Circuit performance and device self-heating
Author :
Burghartz, Joachim N. ; Cifuentes, Arturo O. ; Warnock, James D.
Author_Institution :
Res. Div., IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Volume :
41
Issue :
8
fYear :
1994
fDate :
8/1/1994 12:00:00 AM
Firstpage :
1388
Lastpage :
1395
Abstract :
For pt. 1 see ibid., vol. 41, no. 8, p. 1379-87 (1994). Device and circuit results from transistors fabricated with a novel bipolar isolation technology are presented and discussed. The isolation structure, called sequentially planarized interlevel isolation technology (SPIRIT), is fabricated by using a combination of selective epitaxial growth of silicon and a preferential polishing technique as the key process elements. This structural concept aims for reduced collector-substrate and collector-base capacitances, as well as a lower extrinsic base contact resistance, in a partial-SOI structure without significantly increasing the device temperature during operation. The feasibility of the isolation structure is demonstrated through ECL ring oscillators with gate delays of 23.6 ps at 0.72 mA and 47 ps at 0.23 mA. The temperature contours for SPIRIT and other bipolar isolation structures are simulated by using a finite-element method. It is shown that the capacitance versus self-heating tradeoff of SPIRIT is significantly improved over that of conventional trench or SOI isolation structures
Keywords :
BiCMOS integrated circuits; capacitance; epitaxial growth; finite element analysis; integrated circuit technology; polishing; semiconductor-insulator boundaries; silicon; temperature distribution; thermal analysis; FEM; SPIRIT; Si; bipolar isolation technology; bipolar/BiCMOS isolation technology; circuit performance; collector-base capacitance; collector-substrate capacitance; device self-heating; extrinsic base contact resistance; finite-element method; low-capacitance isolation technology; partial-SOI structure; preferential polishing technique; selective epitaxial growth; sequentially planarized interlevel isolation technology; BiCMOS integrated circuits; Bipolar transistor circuits; Capacitance; Contact resistance; Delay; Epitaxial growth; Isolation technology; Ring oscillators; Silicon; Temperature;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.297734
Filename :
297734
Link To Document :
بازگشت