Title :
A submicrometer lifted diffused-layer MOSFET
Author :
Inokawa, Hiroshi ; Kobayashi, Toshio ; Kiuchi, Kentaro
Author_Institution :
NTT Electrical Communications Laboratories, Kanagawa, Japan
fDate :
3/1/1987 12:00:00 AM
Abstract :
A new lifted diffused-layer (LID) MOSFET has been devised and fabricated, where the major portions of the source/drain (S/ D) diffused layers are placed on top of the field insulator to reduce S/D parasitic capacitances. The primary feature of this MOSFET is that the structure and processing are especially developed for submicrometer gate lengths. The fabricated LID MOSFET with a 0.5-µm gate length and a 10-nm gate oxide thickness showed good electrical characteristics, such as a maximum transconductance of 115 mS/mm and an inverter delay time of 59 ps/stage.
Keywords :
Electric variables; Electrodes; Fabrication; Insulation; Lithography; MOSFET circuits; Oxidation; Parasitic capacitance; Semiconductor films; Silicon compounds;
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/EDL.1987.26565