DocumentCode :
1120176
Title :
Vertical isolation in shallow n-well CMOS circuits
Author :
Lewis, Alan G. ; Martin, Russel A. ; Chen, John Y. ; Huang, Tiao-Yuan ; Koyanagi, Mitsumasa
Author_Institution :
Xerox Palo Alto Research Center, Palo Alto, CA
Volume :
8
Issue :
3
fYear :
1987
fDate :
3/1/1987 12:00:00 AM
Firstpage :
107
Lastpage :
109
Abstract :
This letter examines vertical punchthrough in a shallow conventional n-well suitable for use in high-packing-density VLSI CMOS circuits. It is shown that full vertical isolation can be maintained even when the well beneath a p+ diffusion is completely depleted-that is the p+-to-n-well and n-well-to-p-substrate depletion regions meet-and that this offers an advantage in terms of p+ junction capacitance. However, if thin p-on-p+ epitaxial substrate material is used for latch-up suppression, then vertical isolation can be severely degraded. This effect ultimately limits the thickness of the epitaxial layer and hence the degree of latch-up protection.
Keywords :
CMOS technology; Capacitance; Circuits; Degradation; Doping profiles; Epitaxial layers; Protection; Substrates; Variable structure systems; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/EDL.1987.26568
Filename :
1487118
Link To Document :
بازگشت