• DocumentCode
    1120731
  • Title

    Compact wide bandwidth dual-port DRAM architecture suitable for mobile multimedia processors

  • Author

    Hong, S.

  • Author_Institution
    KyungHee Univ., Yongin
  • Volume
    43
  • Issue
    19
  • fYear
    2007
  • Firstpage
    1017
  • Lastpage
    1018
  • Abstract
    A DRAM architecture capable of providing dual-port interface is presented. The architecture utilises a novel global bitline scheme to obtain a very wide data bandwidth not possible using traditional DRAM architectures. Furthermore, the area penalty is minimised by using a conventional one-transistor one-capacitor cell coupled with special sensing units that have 84.6% more transistor count. The architecture allows simultaneous read and write access using a conventional two-metal DRAM fabrication process.
  • Keywords
    DRAM chips; memory architecture; compact wide bandwidth dual-port DRAM architecture; dual-port interface; global bitline scheme; mobile multimedia processors; one-transistor one-capacitor cell; sensing units;
  • fLanguage
    English
  • Journal_Title
    Electronics Letters
  • Publisher
    iet
  • ISSN
    0013-5194
  • Type

    jour

  • DOI
    10.1049/el:20071112
  • Filename
    4302799