DocumentCode :
1121074
Title :
Bipolar transistor with self-aligned lateral profile
Author :
Li, G.P. ; Chen, Tze-Chiang ; Chuang, Ching-Te ; Stork, Johannes M C ; Tang, Denny D. ; Ketchen, Mark B. ; Wang, Li-kong
Author_Institution :
IBM Thomas J. Watson Research Center, Yorktown Heights, NY
Volume :
8
Issue :
8
fYear :
1987
fDate :
8/1/1987 12:00:00 AM
Firstpage :
338
Lastpage :
340
Abstract :
This paper presents a new self-alignment concept for scaled-down bipolar transistors: the self-aligned lateral profile. Using this concept to form the impurity profile and combining it with a wraparound base contact to reduce the emitter-base contact spacing and an n+-poly-refractory metal emitter stack to reduce the emitter resistance, a high-performance and potentially high-yield device structure can be obtained. The device structure can be adapted to a CMOS or merged bipolar-CMOS process and can also be easily optimized for analog applications.
Keywords :
Bipolar transistors; Boron; CMOS process; Circuits; Contact resistance; Implants; Impurities; Space technology; Surface topography; Thickness control;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/EDL.1987.26652
Filename :
1487202
Link To Document :
بازگشت