DocumentCode :
1121141
Title :
Design Space Exploration of Hard-Decision Viterbi Decoding: Algorithm and VLSI Implementation
Author :
Habib, Irfan ; Paker, Özgün ; Sawitzki, Sergei
Author_Institution :
Corp. I T, NXP Semicond., Eindhoven, Netherlands
Volume :
18
Issue :
5
fYear :
2010
fDate :
5/1/2010 12:00:00 AM
Firstpage :
794
Lastpage :
807
Abstract :
Viterbi algorithm is widely used as a decoding technique for convolutional codes as well as a bit detection method in storage devices. The design space for VLSI implementation of Viterbi decoders is huge, involving choices of throughput, latency, area, and power. Even for a fixed set of parameters like constraint length, encoder polynomials and trace-back depth, the task of designing a Viterbi decoder is quite complex and requires significant effort. Sometimes, due to incomplete design space exploration or incorrect analysis, a suboptimal design is chosen. This work analyzes the design complexity by applying most of the known VLSI implementation techniques for hard-decision Viterbi decoding to a different set of code parameters. The conclusions are based on real designs for which actual synthesis and layouts were obtained. In authors´ view, due to the depth covered, it is the most comprehensive analysis of the topic published so far.
Keywords :
VLSI; Viterbi decoding; convolutional codes; VLSI Implementation; bit detection method; convolutional codes; hard-decision Viterbi decoding; VLSI design; Viterbi algorithm; survey;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2017024
Filename :
5152947
Link To Document :
بازگشت