DocumentCode :
1121418
Title :
Improvement in threshold-voltage uniformity in submicrometer GaAs MESFET´s using an implanted p layer
Author :
Tan, K.L. ; Chung, Ho-Kyoon ; Chen, C.H.
Author_Institution :
Honeywell Physical Sciences Center, Bloomington, MN
Volume :
8
Issue :
9
fYear :
1987
fDate :
9/1/1987 12:00:00 AM
Firstpage :
440
Lastpage :
442
Abstract :
A significant improvement in threshold-voltage uniformity for submicrometer gate GaAs MESFET´s fabricated by direct Si implan, tation was observed using an optimized p-buried layer on conventional undoped LEC-grown substrates. Using an optimized Be-implantation scheme, we have achieved standard deviations of the threshold voltage as low as 7.6 mV from 13 × 13 FET arrays and only 16.8 mV across a 3-in wafer for FET´s with a gate length of 0.6 µm. This is a very promising result for extending the GaAs MESFET IC technology into VLSI circuit complexity.
Keywords :
Doping; FETs; Fabrication; Gallium arsenide; Logic; MESFET circuits; Power dissipation; Random access memory; Threshold voltage; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/EDL.1987.26686
Filename :
1487236
Link To Document :
بازگشت