DocumentCode :
1122116
Title :
ProTaR: An Infrastructure IP for Repairing RAMs in System-on-Chips
Author :
Huang, Chao-Da ; Li, Jin-Fu ; Tseng, Tsu-Wei
Author_Institution :
Nat. Central Univ., Chung-li
Volume :
15
Issue :
10
fYear :
2007
Firstpage :
1135
Lastpage :
1143
Abstract :
Complex system-on-a-chip (SOC) designs usually consist of many memory cores. Efficient yield-enhancement techniques thus are required for the memory cores in SOCs. This paper presents an infrastructure intelligent property (IIP) for testing, diagnosing, and repairing multiple memory cores in SOCs. The proposed IIP can perform parallel testing for multiple memories, and serial diagnosis or repair for one memory each time. In the repair mode, the proposed IIP can execute various redundancy analysis algorithms. Therefore, the user can select a better redundancy analysis algorithm for each memory core being tested according to its redundancy structure. Simulation results show that the proposed IIP needs less test time and redundancy analysis time than the processor-based built-in self-repair scheme. We also have realized the proposed IIP for four types of memories - two 8 K 64 bit SRAMs, one 4 K x 16 bit SRAM, and one 2 K x 32 bit SRAM - based on TSMC 0.18-mum standard cell technology. Simulation results show that the area overhead of the IIP is only about 4.6%.
Keywords :
SRAM chips; built-in self test; integrated circuit testing; system-on-chip; ProTaR; RAM repair; SOC design; SRAM; TSMC standard cell technology; complex system-on-a-chip; infrastructure IP; infrastructure intelligent property; multiple memory cores; parallel testing; processor-based built-in self-repair; redundancy analysis; yield-enhancement; Algorithm design and analysis; Automatic testing; Built-in self-test; Chaos; Circuits; Heuristic algorithms; Performance evaluation; Random access memory; Redundancy; System-on-a-chip; Built-in self-repair (BISR); diagnosis; infrastructure intelligent property (IIP); random access memories (RAMs); system-on-chip (SOC); test;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2007.903940
Filename :
4303125
Link To Document :
بازگشت