DocumentCode :
1123948
Title :
An Illustrated Methodology for Analysis of Error Tolerance
Author :
Breuer, M.A. ; Haiyang Zhu
Author_Institution :
Univ. of Southern California, Los Angeles
Volume :
25
Issue :
2
fYear :
2008
Firstpage :
168
Lastpage :
177
Abstract :
Noise, defects, and process variations are likely to cause very unpredictable circuit performance in future billion-transistor dies, hence decreasing raw yield. Error tolerance is one of several techniques that can increase effective yield. This article presents a methodology for analyzing the suitability of error tolerance for a particular application and implementation. The methodology, illustrated here by a digital telephone-answering device, is applicable to a broad class of systems.
Keywords :
telephone equipment; digital telephone-answering device; error tolerance analysis; process variations; Circuit testing; Computer errors; Digital systems; Error analysis; Error correction; Fault tolerance; Frequency response; Performance analysis; Redundancy; Signal to noise ratio; defective flash memory; error tolerance; mean opinion score; telephone answering machine; yield;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.2008.30
Filename :
4483819
Link To Document :
بازگشت