DocumentCode :
1124475
Title :
Timing driven floorplanning for general cells
Author :
Qi, Xiao Qiong ; Feng, Zheyun ; Yan, Xiaodong
Author_Institution :
JCCAD Res. Center, Hangzhou Inst. of Electr. Eng.
Volume :
30
Issue :
14
fYear :
1994
fDate :
7/7/1994 12:00:00 AM
Firstpage :
1112
Lastpage :
1113
Abstract :
The idea of timing driven floorplanning is presented. While optimising the interconnection (wire) delay between cells using the weighted min-cut method, the authors used the nonlinear programming method to reduce both the cell and interconnection delays in the critical paths. Experiments on the examples produced promising results, indicating that the method is effective at optimising the layout phase in VLSI design
Keywords :
VLSI; circuit layout CAD; network routing; nonlinear programming; VLSI design; cell delays; critical paths; interconnection delay; layout phase; nonlinear programming method; timing driven floorplanning; weighted min-cut method;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19940769
Filename :
299334
Link To Document :
بازگشت