Title :
Delay Estimation and Sizing of CMOS Logic Using Logical Effort With Slope Correction
Author :
Wang, Cheng C. ; Markovic, Dejan
Author_Institution :
Dept. of Electr. Eng., Univ. of California, Los Angeles, CA, USA
Abstract :
This brief presents an improved logical-effort model to account for the slope mismatch between the input and output of a gate. The model has a simple formulation in which only one additional parameter is needed, making the analysis suitable for hand calculations. Using 65- and 90-nm complementary metal-oxide-semiconductor technologies, the model maintains less than 5% error in gate-delay estimations compared to Spectre simulations even under large variations between the input and output slopes. Using this model, a circuit optimization tool is written to optimize an adder synthesized with a 65-nm standard-cell library. The estimation error for the adder is also within the modeling accuracy of 5%, whereas the original logical-effort model and the synthesis timing libraries have errors of up to 40% and 20%, respectively.
Keywords :
CMOS logic circuits; adders; cellular arrays; circuit optimisation; delay estimation; errors; integrated circuit modelling; CMOS logic; adder synthesis; circuit optimization tool; complementary metal-oxide-semiconductor technology; estimation error; gate delay estimation; logical-effort model; slope correction; slope mismatch; standard-cell library; Circuit optimization; delaymodeling; digital integrated circuits; logical circuits; logical effort;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2009.2024245