DocumentCode :
1125228
Title :
A new SPICE reliability simulation method for deep submicrometer CMOS VLSI circuits
Author :
Li, Xiaojun ; Qin, Jin ; Huang, Bing ; Zhang, Xiaohu ; Bernstein, Joseph B.
Author_Institution :
Microelectron. Reliability Eng., Univ. of Maryland, College Park, MD
Volume :
6
Issue :
2
fYear :
2006
fDate :
6/1/2006 12:00:00 AM
Firstpage :
247
Lastpage :
257
Abstract :
CMOS very large scale integration (VLSI) circuit reliability modeling and simulation have attracted an intense research interest in the last two decades, and as a result, almost all IC reliability simulation tools now try to incrementally characterize the wearout mechanisms of aged devices in iterative ways. These tools are able to accurately simulate the device´s wearout process and predict its impact on the circuit performance. Nevertheless, an excessive simulation time, a tedious device testing work, and a complex parameter extraction process often limit the popularity of these tools in the product design and fabrication stages. In this paper, a new simulation program with integrated circuits emphasis (SPICE) reliability simulation method is developed, which shifts the focus of the reliability analysis from the device wearout to the circuit functionality. A set of accelerated lifetime models and failure equivalent circuit models have been proposed for the most common silicon intrinsic wearout mechanisms, including hot-carrier injection, time-dependent dielectric breakdown, and negative bias temperature instability. The accelerated lifetime models help to identify the most degraded transistors in a circuit in terms of the device´s terminal voltage and current stress profiles. Then, the corresponding failure equivalent circuit models are incorporated into the circuit to substitute these identified transistors. Finally, the SPICE simulation is performed again to check the circuit functionality and analyze the impact of the device wearout on the circuit operation. Device individual wearout effect is lumped into a very limited number of SPICE circuit elements within each failure equivalent circuit model, and the circuit performance degradation and functionality are determined by the magnitude of these additional circuit elements. In this new method, it is unnecessary to perform a large number of small-step iterative SPICE simulation process as other tools required t- - o obtain the accuracy. Therefore, the simulation time is obviously shortened. In addition, a reduced set of failure equivalent circuit model parameters, rather than a large number of device SPICE parameters, need to be accurately characterized at each interim wearout process. Thus, the device testing and parameter extraction work are also significantly simplified. These advantages will allow the circuit designers to perform a quick and efficient circuit reliability analysis and to develop practical guidelines for reliable electronic designs
Keywords :
CMOS integrated circuits; SPICE; VLSI; circuit simulation; equivalent circuits; hot carriers; integrated circuit modelling; integrated circuit reliability; life testing; SPICE reliability simulation; accelerated lifetime models; circuit reliability modeling; current stress profiles; deep submicrometer CMOS VLSI circuits; device testing; device wearout; failure equivalent circuit models; hot-carrier injection; negative bias temperature instability; parameter extraction; product design; reliability analysis; time-dependent dielectric breakdown; very large scale integration; Analytical models; Circuit optimization; Circuit simulation; Circuit testing; Equivalent circuits; Integrated circuit modeling; Integrated circuit reliability; Parameter extraction; SPICE; Very large scale integration; Accelerated lifetime models; CMOS; circuit reliability simulation; failure equivalent circuit models; hot-carrier injection (HCI); negative bias temperature instability (NBTI); simulation program with integrated circuits emphasis (SPICE); time-dependent dielectric breakdown;
fLanguage :
English
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
1530-4388
Type :
jour
DOI :
10.1109/TDMR.2006.876572
Filename :
1673717
Link To Document :
بازگشت