DocumentCode :
1126085
Title :
Modeling and Analysis of the Nonrectangular Gate Effect for Postlithography Circuit Simulation
Author :
Singal, R. ; Balijepalli, A. ; Subramaniam, A. ; Chi-Chao Wang ; Liu, F. ; Nassif, S.R. ; Yu Cao
Author_Institution :
Microchip Technol., Inc., Chandler, AZ, USA
Volume :
18
Issue :
4
fYear :
2010
fDate :
4/1/2010 12:00:00 AM
Firstpage :
666
Lastpage :
670
Abstract :
For nanoscale CMOS devices, gate roughness has severe impact on the device I-V characteristics, particularly in the subthreshold region. In particular, the nonrectangular gate (NRG) geometries are caused by subwavelength lithography and have relatively low spatial frequency. In this paper, we present an analytical approach to model NRG effects on I -V characteristics. To predict the change of I- V characteristics due to the NRG effect, the proposed model converts the postlithography gate profile into an equivalent gate length (Le) , which is a function of the gate bias voltage but independent of the drain bias voltage. We demonstrate the accuracy of this approach by comparing it to TCAD simulation results for 65-nm technology. The new Le model is readily integrated into standard transistor models in traditional circuit simulation tools, such as SPICE, for both dc and transient analyses. We further develop a generic procedure to systematically extract the Le value from the postlithography gate profile. The interaction with the narrow-width effect is also efficiently incorporated into the proposed algorithm. TCAD verification demonstrates that the proposed Le model is simple for implementation, scalable with both transistor geometries and bias conditions, and also continuous across all the operation regions.
Keywords :
semiconductor devices; TCAD simulation; equivalent gate length; gate bias voltage; line-edge roughness; nonrectangular gate effect; postlithography circuit simulation; Analytical models; Circuit simulation; Frequency; Geometry; Integrated circuit technology; Lithography; Nanoscale devices; Predictive models; Semiconductor device modeling; Voltage; Equivalent gate length (EGL); leakage; line-edge roughness (LER); narrow-width effect (NWE); nonrectangular gate (NRG);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2013630
Filename :
5153589
Link To Document :
بازگشت