DocumentCode :
1127041
Title :
Power-efficient pipelined reconfigurable fixed-width Baugh-Wooley multipliers
Author :
Van, Lan-Da ; Tu, Jin-Hao
Author_Institution :
Dept. of Comput. Sci., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
58
Issue :
10
fYear :
2009
Firstpage :
1346
Lastpage :
1355
Abstract :
In this paper, we propose a pipelined reconfigurable fixed-width Baugh-Wooley multiplier design framework that provides four configuration modes (CMs): n ?? n fixed-width multiplier, two n/2 ?? n/2 fixed-width multipliers, n/2 ?? n/2 full-precision multiplier, and two n/A ?? n/A full-precision multipliers. Furthermore, low-power schemes including gated clock and zero input techniques are employed to achieve the power-efficient pipelined reconfigurable design. The presented power-efficient pipelined reconfigurable fixed-width multiplier design not only generates a family of widely used multipliers but also leads to 10.59, 21.7, 28.84, and 31.58 percent power saving, on average, for n = 8,16,24, and 32, respectively, compared with that of the pipelined reconfigurable fixed-width multiplier without using the low-power schemes. On the other hand, compared with non-reconfigurable pipelined multiplier, we can save 0.81, 12.46, 17.93, and 23.2 percent power consumption, respectively, for n = 8,16,24, and 32.
Keywords :
low-power electronics; multiplying circuits; network synthesis; pipeline arithmetic; full-precision multiplier; gated clock technique; low-power scheme; pipelined reconfigurable fixed-width Baugh-Wooley multiplier design framework; zero input technique; Arrays; Data mining; Finite wordlength effects; Hardware; Logic gates; Probability density function; Prototypes; Baugh-Wooley algorithm; and reconfigurable.; fixed-width multiplier; full-precision multiplier; pipeline; power efficient;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2009.89
Filename :
5156495
Link To Document :
بازگشت