Title :
Subpixel Interpolation Architecture for Multistandard Video Motion Estimation
Author :
Lu, Liang ; McCanny, John V. ; Sezer, Sakir
Author_Institution :
Inst. of Electron. Commun. & Inf. Technol. (ECIT), Queen´´s Univ. Belfast, Belfast, UK
Abstract :
A new reconfigurable subpixel interpolation architecture for multistandard (e.g., MPEG-2, MPEG-4, H.264, and AVS) video motion estimation (ME) is presented. This exploits the mixed use of parallel and serial-input FIR filters to achieve high throughput rate and efficient silicon utilization. Silicon design studies show that this can be implemented using 34.8 ?? 103 gates with area and performance that compares very favorably with specific fixed solutions, e.g., for the H.264 standard alone. This can support SDTV and HDTV applications when implemented in 0.18 ??m CMOS technology, with further performance enhancements achievable at 0.13 ??m and below.
Keywords :
CMOS integrated circuits; FIR filters; high definition television; interpolation; motion estimation; video coding; AVS; CMOS technology; FIR filters; H.264 standard; HDTV; MPEG-2; MPEG-4; SDTV; multistandard video motion estimation; silicon utilization; size 0.18 mum; subpixel interpolation architecture; Motion estimation; reconfigurable architectures; system-on-a-chip (SoC); video compression;
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
DOI :
10.1109/TCSVT.2009.2026942