DocumentCode :
1130541
Title :
Low-power low-area network-on-chip architecture using adaptive electronic link buffers
Author :
Sarathy, A. ; Louri, A. ; Kodi, A.K.
Author_Institution :
Univ. of Arizona, Tucson
Volume :
44
Issue :
8
fYear :
2008
Firstpage :
512
Lastpage :
513
Abstract :
In the deep sub-micron regime, the performance of network-on-chip (NoC) architectures is bound by the limited power and area budget. Proposed is a low-power low-area NoC architecture using a novel power-efficient control circuit that enables repeaters along the inter-router links to function as adaptive link buffers, thereby reducing the number of buffers required in the router. Simulation results in the 90 nm technology show power savings of nearly 45% and area savings of 50% for the proposed technique.
Keywords :
buffer circuits; integrated circuit interconnections; low-power electronics; nanoelectronics; network-on-chip; adaptive electronic link buffers; inter- router links; low-area network-on-chip; low-power network-on-chip; power-efficient control circuit; Adaptation model; Adaptive systems; Capacitors; Integrated circuit modeling; Repeaters; Synchronization; Wire;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20080239
Filename :
4489871
Link To Document :
بازگشت