Title :
Contact Chains for FinFET Technology Characterization
Author :
Brozek, Tomasz ; Lam, Stephen ; Yu, Shia ; Pak, Mike K. ; Liu, Tom ; Vallishayee, Rakesh ; Yokoyama, Nobuharu
Author_Institution :
PDF Solutions, San Jose, CA, USA
Abstract :
Electrical characterization remains a key element in technology development and manufacturing of integrated circuits. Contact chain is a well known part of the diagnostic set of test structures used across many generations of silicon processes. Implementation of such test structures becomes challenging in new technologies with 3-D devices, like FinFET. Contacts to active regions of such devices are inherently dependent on the architecture of epitaxial raised source and drain and for proper characterization require the presence of transistor gates, which set the environment for contacts. This paper describes a new type of test structure, so-called gated contact chains, developed for contact process characterization in FinFET technologies. Instead of simple chain of contacts, each structure contains a series of active devices with common gate electrode used to turn on the chain of transistors to enable measurement of chain resistance. To discriminate between chain failures caused by an open contact or by other mechanisms (e.g., bad transistor with very high threshold voltage) a series of measurement under various test conditions was performed and analysed. In order to overcome a limitation of the contact chain size and enable data collection from larger sample of contacts, we proposed to implement the gated chains in addressable arrays, increasing their density and failure rate observability. Finally, the paper presents the examples of electrical failure modes detected by those chains in FinFET process.
Keywords :
MOSFET; contact resistance; electrodes; semiconductor device reliability; semiconductor device testing; silicon; FinFET technology characterization; chain failure; chain resistance; common gate electrode; contact process characterization; electrical characterization; epitaxial raised source; gated contact chain; silicon process; test structure; transistor gate; transistors chain; Epitaxial growth; FinFETs; Junctions; Logic gates; Resistance; Semiconductor device measurement; CMOS; Characterization; Contacts; Failure Mode; FinFET; Test Structures; characterization; contacts; failure mode; test structures;
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
DOI :
10.1109/TSM.2015.2451636