• DocumentCode
    1133719
  • Title

    Stuck-open testable scan-based CMOS sequential circuits

  • Author

    Park, Bong-Hee ; Menon, Premachandran R.

  • Author_Institution
    Dept of Electr. & Comput. Eng., Massachusetts. Univ., Amherst, MA, USA
  • Volume
    27
  • Issue
    9
  • fYear
    1992
  • fDate
    9/1/1992 12:00:00 AM
  • Firstpage
    1237
  • Lastpage
    1244
  • Abstract
    A testing methodology for applying two-pattern tests for stuck-open faults in scan-testable CMOS sequential circuits is presented. This method requires shifting in only one pattern and requires no special latches in the scan chain. Sufficient conditions for robust testability of all single field-effect transistor (FET) stuck-open faults and design techniques for robustly scan-testable CMOS sequential circuits are presented. This technique leads to realizations with at most two additional inputs and some additional FET´s in the first-level gates
  • Keywords
    CMOS integrated circuits; integrated circuit testing; integrated logic circuits; logic testing; sequential circuits; field-effect transistor; sequential circuits; stuck-open faults; testable scan-based circuits; testing methodology; two-pattern tests; Circuit faults; Circuit testing; Electrical fault detection; FETs; Fault detection; Latches; Robustness; Semiconductor device modeling; Sequential analysis; Sequential circuits;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/4.149427
  • Filename
    149427