Title :
HW/SW codesign techniques for dynamically reconfigurable architectures
Author :
Noguera, Juanjo ; Badia, Rosa M.
Author_Institution :
Dept. of R&D, Hewlett-Packard Inkjet Commercial Div., San Cugat Del Valles, Spain
Abstract :
Hardware/software (HW/SW) codesign and reconfigurable computing are commonly used methodologies for digital-systems design. However, no previous work has been carried out in order to define a HW/SW codesign methodology with dynamic scheduling for run-time reconfigurable architectures. In addition, all previous approaches to reconfigurable computing multicontext scheduling are based on static-scheduling techniques. In this paper, we present three main contributions: 1) a novel HW/SW codesign methodology with dynamic scheduling for discrete event systems using dynamically reconfigurable architectures; 2) a new dynamic approach to reconfigurable computing multicontext scheduling; and 3) a HW/SW partitioning algorithm for dynamically reconfigurable architectures. We have developed a whole codesign framework, where we have applied our methodology and algorithms to the case study of software acceleration. An exhaustive study has been carried out, and the obtained results demonstrate the benefits of our approach.
Keywords :
discrete event systems; hardware-software codesign; logic partitioning; processor scheduling; reconfigurable architectures; shared memory systems; telecommunication computing; HW/SW codesign techniques; HW/SW partitioning algorithm; broad-band telecom networks simulation; codesign framework; digital systems design; discrete event systems; dynamic approach; dynamic scheduling; dynamically reconfigurable architectures; reconfigurable computing multicontext scheduling; run-time reconfigurable architectures; software acceleration; Design methodology; Discrete event systems; Dynamic scheduling; Hardware; Heuristic algorithms; Partitioning algorithms; Processor scheduling; Reconfigurable architectures; Runtime; Scheduling algorithm;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2002.801575