DocumentCode :
1139488
Title :
Efficient hardware controller synthesis for synchronous dataflow graph in system level design
Author :
Jung, Hyunuk ; Lee, Kangnyoung ; Ha, Soonhoi
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Seoul Nat. Univ., South Korea
Volume :
10
Issue :
4
fYear :
2002
Firstpage :
423
Lastpage :
428
Abstract :
This paper concerns automatic hardware synthesis from data flow graph (DFG) specification in system level design. In the presented design methodology, each node of a data flow graph represents a hardware library module that contains a synthesizable VHDL code. Our proposed technique automatically synthesizes a clever control structure, cascaded counter controller, that supports asynchronous interaction with outside modules while efficiently implementing the synchronous dataflow semantics of the graph at the same time. Through comparison with previous works with some examples, the novelty of the proposed technique is demonstrated.
Keywords :
data flow graphs; hardware description languages; hardware-software codesign; high level synthesis; asynchronous interaction; automatic control structure synthesis; automatic hardware synthesis; cascaded counter controller; design methodology; hardware controller synthesis; hardware library module; hardware-software codesign; synchronous data flow graph; synchronous dataflow semantics; synthesizable VHDL code; system level design; Automatic control; Control system synthesis; Counting circuits; Design methodology; Flow graphs; Hardware design languages; Libraries; Signal synthesis; System-level design; Very large scale integration;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2002.807765
Filename :
1177339
Link To Document :
بازگشت