DocumentCode :
1141046
Title :
Minimum-Period Register Binding
Author :
Huang, Shih-Hsu ; Cheng, Chun-Hua
Author_Institution :
Dept. of Electron. Eng., Chung Yuan Christian Univ., Chungli, Taiwan
Volume :
28
Issue :
8
fYear :
2009
Firstpage :
1265
Lastpage :
1269
Abstract :
This paper points out that register binding in the high-level synthesis stage has a significant impact on the clocking constraints between registers. As a result, different register binding solutions often lead to different smallest feasible clock periods. Based on that observation, we formally draw up the problem of register binding for clock-period minimization. Compared with the left edge algorithm, experimental data show that, in most benchmark circuits, our approach can greatly reduce the clock period without any overhead on the number of registers.
Keywords :
high level synthesis; logic design; shift registers; benchmark circuits; clock-period minimization; clocking constraints; high-level synthesis stage; left edge algorithm; minimum-period register binding; High-level synthesis; performance optimization; resource binding; sequential synthesis; timing optimization;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2009.2021009
Filename :
5166635
Link To Document :
بازگشت