Title :
An Experimental Delay Test Generator for LSI Logic
Author :
Lesser, Jean Davies ; Shedletsky, John J.
Author_Institution :
IBM Thomas J. Watson Research Center
fDate :
3/1/1980 12:00:00 AM
Abstract :
Delay testing is a test procedure to verify the timing performance of manufactured logic networks. When a level-sensitive scan design (LSSD) discipline is used, all networks are combinational. Appropriate test patterns are selected on the basis of certain theoretical criteria. These criteria are embodied in an experimental test generation program. The program has successfully produced sets of delay tests for large logic networks. The average coverage achieved by these tests faDs within 95.8 percent to 99.9 percent of optimal.
Keywords :
Delay testing; test generation; Clocks; Computer networks; Fault detection; Large scale integration; Logic arrays; Logic design; Logic testing; Manufacturing; Propagation delay; Timing; Delay testing; test generation;
Journal_Title :
Computers, IEEE Transactions on
DOI :
10.1109/TC.1980.1675555