Title :
Integrated Procedure Automating Test Chip Layout, Place and Route, and Test Plan Development for Efficient Parametric Device and Process Design
Author :
Gabrys, Ann ; Greig, Wendy ; West, Andrew J. ; Lindorfer, Philipp ; French, William ; Mondal, Samrat ; Patra, Devjyoti ; Goswami, Kalyan ; Sural, Shamik ; Crandle, Timothy
Author_Institution :
Nat. Semicond. Corp., Santa Clara, CA, USA
Abstract :
This work describes a novel system for device development that automates and fully integrates the workflow from test chip construction, from placement and routing to electrical test program generation. In addition to accelerating test chip and test program development, this system facilitates parameterized data analysis, thereby providing a framework that finally allows the user to realize the full benefits of complex and elegant experimental device designs. By utilizing a centralized database and eliminating parameter re-entry, the automation provided by this integrated approach eliminates many of the sources for human error while maximizing reuse between technologies.
Keywords :
integrated circuit layout; integrated circuit testing; parametric devices; process design; automation; electrical test program generation; parametric device design; placement; process design; routing; test chip layout; test plan development; workflow; Automatic testing; Data analysis; Databases; Design automation; Humans; Life estimation; Process design; Routing; Semiconductor device testing; System testing; Design automation; parametric device design; place and route; semiconductor device testing;
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
DOI :
10.1109/TSM.2008.2010741